# **Buffer-Induced Current Collapse in GaN HEMTs** on Highly Resistive Si Substrates

Hareesh Chandrasekar<sup>®</sup>, *Member, IEEE*, Michael J. Uren<sup>®</sup>, *Member, IEEE*, Abdalla Eblabla, Hassan Hirshy<sup>®</sup>, *Member, IEEE*, Michael A. Casbon, Paul J. Tasker, *Fellow, IEEE*, Khaled Elgaid, Senior Member, IEEE, and Martin Kuball<sup>®</sup>, Senior Member, IEEE

Abstract—We demonstrate that the highly resistive Si substrate in GaN-on-Si RF HEMTs does not act as an insulator, but instead behaves as a conductive ground plane for static operation and can cause significant back-gateinduced current collapse. Substrate ramp characterization of the buffer shows good agreement with device simulations and indicates that the current collapse is caused by chargeredistribution within the GaN layer. Potential solutions, which alter charge storage and leakage in the epitaxy to counter this effect, are then presented.

Index Terms—Current collapse, GaN buffers, high resistivity silicon, RF transistors, substrate ramps.

### I. INTRODUCTION

▲ AN-ON-SI technology is on course for rapid adoption J in HEMT-based RF power amplifiers, with good performance and reliability having been demonstrated [1]-[3]. However, current collapse associated with reversible, slow negative charge trapping remains a concern for all GaN HEMTs. While the use of well-designed field plates and appropriate passivation strategies has reduced the effect of surface-induced current collapse [4]-[6], strategies to comprehend and minimize buffer-induced current collapse, especially given the different GaN epitaxial layer doping strategies (Fe, C, intrinsic defects) used to achieve high-resistivity RF buffers, remain an active research area [7], [8]. The use of conductive Si substrates for GaN-on-Si power devices has allowed a substrate voltage ramp technique to be used to infer the location and dynamics of charge trapping in the epitaxy [9], with deep depletion in moderately doped Si only observed at high fields when significant leakage occurs through the epitaxy [10]. In contrast, GaN-on-Si RF devices are normally fabricated on high-resistivity Si (HR-Si) substrates, with the expectation that the Si can be treated as an insulator and has minimal influence on electric field distribution in the epitaxy.

Manuscript received July 30, 2018; accepted August 6, 2018. Date of publication August 10, 2018; date of current version September 25, 2018. This work was supported in part by U.K. EPSRC under Grant EP/N031563/1 and Grant EP/N014820/2 and in part by the Engineering Research Network Wales under Grant NRNC19. All underlying data are provided in full within this paper. The review of this letter was arranged by Editor T. Egawa. (Corresponding author: Hareesh Chandrasekar.)

H. Chandrasekar, M. J. Uren, and M. Kuball are with the H. H. Wills Physics Laboratory, Center for Device Thermography and Reliability, University of Bristol, Bristol BS8 1TL, U.K. (e-mail: hc16803@bristol.ac.uk).

A. Eblabla, H. Hirshy, M. A. Casbon, P. J. Tasker, and K. Elgaid are with the School of Engineering, Cardiff University, Cardiff CF24 3AA, U.K.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2018.2864562

However, we demonstrate here that HR-Si acts as a ground plane for slow variations in bias, primarily due to carrier injection from the substrate. This results in the previously unrecognized fact that GaN-on-HR Si RF devices are significantly more susceptible to buffer-induced current collapse than those on insulating SiC. We observe negative charge storage, leading to current collapse, in the carbon-doped buffers of this work using the substrate bias technique. Device simulations based on a "leaky dielectric" model for buffer charge storage reveal that this is both qualitatively and quantitatively consistent with local charge redistribution within the epitaxy driven by the vertical field, rather than net vertical leakage [9]. Potential solutions to counter this effect are then discussed.

### **II. EXPERIMENTAL METHODS**

AlGaN/GaN HEMTs were fabricated using a standard RF process flow on commercial epitaxial stacks from NTT-AT on 6"-diameter high-resistivity (>5 k $\Omega \cdot cm$ ) Si substrates [11]. The stack consists of 2  $\mu$ m strain-relief and C:doped (10<sup>19</sup> cm<sup>-3</sup>) GaN buffer, 250 nm of unintentionally doped (uid)-GaN channel layer, 1 nm AlN spacer, 25 nm of Al<sub>0.2</sub>Ga<sub>0.8</sub>N and 2 nm GaN cap. Transistors of width 2  $\times$  125  $\mu$ m, L<sub>G</sub> = 0.28  $\mu$ m, L<sub>SD</sub> = 6  $\mu$ m and L<sub>SG</sub> = 1  $\mu$ m were used for this study (Fig. 1(a)). DC and pulsed-IV measurements (1  $\mu$ s pulse width, 0.1% duty cycle), substrate ramp measurements ( $V_{GS} = 0V$ ,  $V_{DS} = 1V$ , ramping  $V_{SUB}$ from 0V to -50V) and RF measurements (large signal RF-IV Waveform Engineering system architecture based on a VTD SWAP-X402 receiver developed at Cardiff University [12]) under class B operation over a range of fundamental load impedances were performed.

Device simulations using Silvaco ATLAS employed a similar epitaxy with a 10 k $\Omega$  · cm Si substrate of 10  $\mu$ m thickness, C:doped linearly graded AlGaN strain relief layer and C:GaN buffer. The uid-GaN layer was assumed to have a shallow donor density of  $5 \times 10^{16}$  cm<sup>-3</sup>, and the C:GaN and C:AlGaN layers, a deep acceptor level 0.9 eV above  $E_V$  with a compensation ratio of 0.4 [13], [14]. Highly doped shallow source/drain contact regions were used in the uid-GaN, with Au gate and substrate contacts. No vertical leakage paths/shorts were implemented under the source/drain contacts, as has been used previously [9].

## **III. RESULTS AND DISCUSSION**

## A. Pulsed-IV and Load-Pull Measurements

A comparison of pulsed-IV output and transfer characteristics (Figs. 1(b, c)) for a representative  $2 \times 125 \,\mu m$  device from

This work is licensed under a Creative Commons Attribution 3.0 License. For more information, see http://creativecommons.org/licenses/by/3.0/



Fig. 1. (a) Device cross-section; also shown is the 1-D equivalent circuit between drain and substrate. DC and pulsed-IV (b) output characteristics (under the indicated quiescent bias points (V<sub>G</sub>, V<sub>D</sub>) for V<sub>G</sub> = -6V to +1V in 1V steps) and (c) transfer curves (V<sub>D</sub> = 5V) of a 2 × 125  $\mu$ m transistor showing significant current collapse.

different quiescent bias points clearly demonstrates current collapse. A 2-fold increase in  $R_{ON}$  and dramatic drops in  $g_m$  and  $I_{DSS}$  of 42% was observed by comparing quiescent biases of ( $V_{GS} = 0V$ ,  $V_{DS} = 0V$ ) and ( $V_{GS} = -6V$ ,  $V_{DS} = 20V$ ) without a major shift in  $V_{TH}$ , indicative of trapping in the drain access region. The source of such a current collapse would be a combination of surface and buffer effects whose separation is always difficult [5].

The impact of such a current collapse can also be seen in the RF performance of these devices. The RF-IV waveforms measured at 1 GHz for different bias conditions over a range of load impedances are transformed into RF dynamic load-line plots,  $i_d(t)$  plotted versus  $v_{ds}(t)$  to produce the results shown in Fig. 2. This plot, referred to as a "fan diagram", [15], [16] shows a clear DC-RF dispersion in current density. Furthermore, there is an increasing current collapse as drain bias increases from 10V to 30 V. The maximum output power obtained was 1.675 W/mm and a power added efficiency (PAE) of 59%.

### B. Substrate Ramps for GaN-on-HR Si Substrates

Both the pulsed-IV and RF measurements apply a 2D electric field and are difficult to quantitatively interpret; so here



Fig. 2. RF fan diagrams of the 2  $\times$  125  $\mu$ m transistors under class B operation at 1 GHz for a range of fundamental impedances at 10V to 30V in 5V steps (dotted line indicates the DC-IV).



Fig. 3. (a) Substrate ramp measurements for GaN on HR-Si devices for sweep rates of 0.4, 4 and 25V/s. Dashed line indicates the ideal capacitance line and the loop traced indicates negative charge storage within the buffer. Vertical leakage was  $<5 \ \mu$ A (b) Device simulations of substrate ramps at 0.4, 4 and 25V/s showing good agreement with experiment. (c) Band diagram for the stack at -50V (point A in simulation) showing most of the voltage drops across the SRL, C:GaN and uid-GaN layer and not HR-Si. (d) Band diagram for the stack at 0V on the return sweep (point B) indicating exposed negative space charge at the top of C:GaN with corresponding positive charge at the top of the SRL.

we use a substrate bias ramp to isolate the effect of buffer traps. Crucially this approach is surface insensitive due to the screening effect of the 2DEG and normally applies a 1-D vertical field allowing the direct measurement of the buffer component of trapping. In the case of GaN power devices on highly-doped Si substrates, the Si can simply be considered as a back electrode and the entire applied voltage drops across the epitaxy [9]. The validity of such an approach, however, needs to be tested for HR-Si substrates as the implicit assumption is that they are prone to deep-depletion effects even for static operation. We now show that this is not the case.

Fig. 3(a) shows a substrate ramp measurement for the same device, displaying the normalized drain current with substrate bias for 3 ramp rates. Also shown is the capacitive line corresponding to the epitaxial stack behaving as an ideal capacitor with a conducting Si ground plane. There are two key observations. Firstly, at low ramp rates (0.4V/s) the

conductivity falls below the capacitive line as discussed in the next section. Secondly, the normalized channel conductivity follows the capacitive line at fast ramp rates, with no evidence for deep-depletion even at 25V/s. The signature for deep depletion would be the drain current trace lying above the capacitive line due to an additional series capacitance from the substrate depletion layer (equivalent circuit in Fig. 1(a)). At low fields considered here (in contrast to those in studies such as [10], [17]) there is insignificant substrate leakage current and the resistivity of the nitride epitaxy is  $> 10^{10} \Omega \cdot cm$ , vastly higher than the Si, and hence a standard Si-MOS analysis applies [18]. Under the vertical field corresponding to positive drain bias, charge accumulation will occur at the top of HR-Si either as free electrons or interface charge, with the supply of electrons occurring by generation within the Si bulk or injection from substrate-contact/epitaxy. The thermal generation rate  $G_{th}$  is given by  $n_i/\tau$ , where  $n_i$  is the intrinsic carrier density and  $\tau$ , the carrier lifetime. Since HR-Si typically has  $\tau > 1$  ms [19], the diffusion length of carriers  $L_n > \sqrt{(D_n \tau)} = 1.9$  mm and almost all free electrons generated in the substrate bulk will be collected in the inversion region. The minimum ramp rate for observing deep depletion effects can be estimated as [20],

$$\frac{dV}{dt} \ge \frac{qG_{th}x}{C_{nitride}} = 4.4V/s \tag{1}$$

where  $C_{nitride}$  is the areal capacitance of the epitaxy. Substrate ramps below this rate should result in an inversion layer at the AlN/Si interface as previously seen for doped Si [21], [22], allowing the entire applied voltage to be dropped across the epitaxy and back-biasing the transistor under static operating conditions. However, the observed suppression of deep depletion at ramp rates of 25V/s, faster than predicted by (1) suggests this cannot be due to thermal generation in the Si alone. The simulation included generation, but also allowed injection of electrons from the substrate contact and this, rather than thermal generation, was found to be the primary source of electrons which form the Si inversion layer.

## C. Negative Charge Storage in C:GaN Layers

HR-Si can therefore not be treated as an insulator under static operation, but in fact back-biases the epitaxial stack analogous to conductive Si for GaN power devices [9], [13], [23]. Substrate ramp measurements can hence probe the specifics of buffer charge storage even on HR-Si in contrast to conventional expectations. As shown in Fig. 3(a), at a ramp rate of 0.4V/s, channel conductivity initially follows the capacitive line but then drops below it with an increase in the back-gate transconductance. On the return sweep, the channel conductivity is lower than before, indicating negative stored charge in the buffer. Fig. 3(b) shows a simulation of the substrate ramp at 0.4V/s and is remarkably close to the experimental observation. The drop in current after returning to 0V is not due to a "net negative charge" in the epitaxy but arises from charge re-distribution within the C:GaN layer forming a dipole, and does not require current flow into the epitaxy from either the 2DEG or Si [9], [13]. The applied vertical electric field results in a localized current flow due to thermally generated holes within the C:GaN layer, generating a dipole with ionized acceptors at the top and exposed ionized donors at the bottom

resulting from the neutralization of acceptors. Because the Si acts as a ground plane, charges closest to the 2DEG will have a bigger impact on its density. Hence the negative charge of the dipole will dominate, reducing channel conductivity. Fig 3(c) shows the band diagram at point A with  $V_{SUB} = -50V$  where field in the C:GaN layer is reduced (lower slope) as a result of the formation of the dipole. When the substrate bias is removed (point B, Fig. 3(d)), the stored space charge remains in place increasing the field under the 2DEG and reducing drain current. At faster sweep rates, the thermal generation rate of holes in C:GaN is insufficient to produce a significant dipole. This observation of negative charge storage is entirely consistent with the current-collapse in Figs. 1(b,c) and 2, demonstrating the presence of buffer-induced current-collapse in these devices.

#### D. Suppression of Back-Gating Effects

Countering the back-gate effect of HR-Si requires that the electric field is either screened or reduced. In GaN power switching HEMTs, screening of the field has been achieved by allowing a positively charged layer to form under the drain [9]. Several solutions to supplying the necessary holes have been suggested including injectors near the drain [24], [25] or by controlling the leakage properties of the reverse biased diode under the 2DEG [26], [27]. The latter approach has allowed the current-collapse to be reduced to a few percent at temperatures up to 150°C [28], and clearly this approach is also successful in RF GaN-on-Si devices which do not show significant bulk-induced current collapse [1], [2], [29], [30]. Alternatively, HR-Si offers the possibility to reduce the vertical field by ensuring that the Si is in deep depletion. This drops the net capacitance but requires a leaky epitaxy to sink injected charge from the Si. While the choice of silicon  $(n/p/n^+/p^+)$  has been recently shown to affect substrate depletion and leakage for GaN HEMTs [10], [17], this is less applicable to low-field operation and the highly-resistive Si used for GaN-on-Si RF devices considered here.

### **IV. CONCLUSIONS**

HR-Si substrates are shown to act as a ground plane for GaN RF devices under static operation and result in a vulnerability to current collapse by back-biasing the epitaxial stack. This feature was exploited to measure and model buffer charge storage in GaN-on-HR-Si transistors using substrate ramps under a leaky dielectric framework, and the apparent stored negative charge was traced to charge-redistribution within the C:GaN layer. The previously unrecognized fact that Si acts as a ground plane, despite being highly resistive, means that in contrast to GaN-on-SiC devices where the substrate is insulating, measures need to be taken to control the resulting buffer induced current-collapse. Changes to the local leakage of the upper epitaxial layers are the most straightforward way of achieving this, while substrate deep depletion can also be ensured by making the entire epitaxy sufficiently leaky to allow suppression of inversion charge.

#### REFERENCES

[1] F. Medjdoub, M. Zegaoui, B. Grimbert, D. Ducatteau, N. Rolland, and P. A. Rolland, "First demonstration of high-power GaN-on-silicon transistors at 40 GHz," *IEEE Electron Device Lett.*, vol. 33, no. 8, pp. 1168–1170, Aug. 2012, doi: 10.1109/LED.2012.2198192.

1559

- [2] S. Huang, K. Wei, G. Liu, Y. Zheng, X. Wang, L. Pang, X. Kong, X. Liu, Z. Tang, S. Yang, Q. M. Jiang, and K. J. Chen, "High- $f_{(MAX)}$  high Johnson's figure-of-merit 0.2- $\mu$ m gate AlGaN/GaN HEMTs on silicon substrate with AlN/SiNx passivation," *IEEE Electron Device Lett.*, vol. 35, no. 3, pp. 315–317, Mar. 2014, doi: 10.1109/LED.2013. 2296354.
- [3] N. Tuffy and L. Pattison, "A compact high efficiency GaN-Si PA implemented in a low cost DFN package with 71% fractional bandwidth," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2014, pp. 1–3, doi: 10.1109/MWSYM.2014.6848465.
- [4] R. Vetury, N. Q. Q. Zhang, S. Keller, and U. K. Mishra, "The impact of surface states on the DC and RF characteristics of AlGaN/GaN HFETs," *IEEE Trans. Electron Devices*, vol. 48, no. 3, pp. 560–566, Mar. 2001, doi: Doi.10.1109/16.906451.
- [5] M. Faqir, G. Verzellesi, A. Chini, F. Fantini, F. Danesin, G. Meneghesso, E. Zanoni, and C. Dua, "Mechanisms of RF current collapse in AlGaN– GaN high electron mobility transistors," *IEEE Trans. Device Mater. Rel.*, vol. 8, no. 2, pp. 240–247, Jun. 2008, doi: 10.1109/TDMR.2008.922017.
- [6] H. Zhou, X. Lou, S. B. Kim, K. D. Chabak, R. G. Gordon, and D. Y. Peide, "Enhancement-mode AlGaN/GaN fin-MOSHEMTs on Si substrate with atomic layer epitaxy MgCaO," *IEEE Electron Device Lett.*, vol. 38, no. 9, pp. 1294–1297, Sep. 2017, doi: 10.1109/LED. 2017.2731993.
- [7] M. J. Uren, J. Möreke, and M. Kuball, "Buffer design to minimize current collapse in GaN/AlGaN HFETs," *IEEE Trans. Electron Devices*, vol. 59, no. 12, pp. 3327–3333, Dec. 2012, doi: 10.1109/TED. 2012.2216535.
- [8] M. Wang, D. Yan, C. Zhang, B. Xie, C. P. Wen, J. Wang, Y. Hao, W. Wu, and B. Shen, "Investigation of surface- and buffer-induced current collapse in GaN high-electron mobility transistors using a soft switched pulsed *I-V* measurement," *IEEE Electron Device Lett.*, vol. 35, no. 11, pp. 1094–1096, Nov. 2014, doi: 10.1109/LED.2014.2356720.
- [9] M. J. Uren, S. Karboyan, I. Chatterjee, A. Pooth, P. Moens, A. Banerjee, and M. Kuball, "Leaky dielectric' model for the suppression of dynamic *R*<sub>ON</sub> in carbon-doped AlGaN/GaN HEMTs," *IEEE Trans. Electron Devices*, vol. 64, no. 7, pp. 2826–2834, Jul. 2017, doi: 10.1109/TED. 2017.2706090.
- [10] M. Borga, M. Meneghini, S. Stoffels, X. Li, N. Posthuma, M. V. Hove, S. Decoutere, G. Meneghesso, and E. Zanoni, "Impact of substrate resistivity on the vertical leakage, breakdown, and trapping in GaN-on-Si E-mode HEMTs," *IEEE Trans. Electron Devices*, vol. 65, no. 7, pp. 2765–2770, Jul. 2018, doi: 10.1109/TED.2018.2830107.
- [11] A. Eblabla, X. Li, I. Thayne, D. J. Wallis, I. Guiney, and K. Elgaid, "High performance GaN high electron mobility transistors on low resistivity silicon for X-band applications," *IEEE Electron Device Lett.*, vol. 36, no. 9, pp. 899–901, Sep. 2015, doi: 10.1109/LED.2015.2460120.
- [12] M. A. Casbon, P. J. Tasker, and J. Benedikt, "Waveform engineering beyond the safe operating region: Fully active harmonic load pull measurements under pulsed conditions," in *Proc. IEEE Compound Semiconductor Integr. Circuit Symp. (CSICS)*, Oct. 2011, pp. 1–4, doi: 10.1109/ CSICS.2011.6062435.
- [13] A. Pooth, M. J. Uren, M. Cäsar, T. Martin, and M. Kuball, "Charge movement in a GaN-based hetero-structure field effect transistor structure with carbon doped buffer under applied substrate bias," *J. Appl. Phys.*, vol. 118, no. 21, p. 215701, 2015, doi: 10.1063/1.4936780.
- [14] B. Rackauskas, M. J. Uren, S. Stoffels, M. Zhao, S. Decoutere, and M. Kuball, "Determination of the self-compensation ratio of carbon in AlGaN for HEMTs," *IEEE Trans. Electron Devices*, vol. 65, no. 5, pp. 1838–1842, May 2018, doi: 10.1109/TED.2018.2813542.
- [15] C. Roff, J. Benedikt, P. J. Tasker, D. J. Wallis, K. P. Hilton, J. O. Maclean, D. G. Hayes, M. J. Uren, and T. Martin, "Analysis of DC–RF dispersion in AlGaN/GaN HFETs using RF waveform engineering," *IEEE Trans. Electron Devices*, vol. 56, no. 1, pp. 13–19, Jan. 2009, doi: 10.1109/TED.2008.2008674.

- [16] P. J. Tasker, "Practical waveform engineering," *IEEE Microw. Mag.*, vol. 10, no. 7, pp. 65–76, Dec. 2009, doi: 10.1109/MMM.2009.934518.
- [17] X. Li, M. van Hove, M. Zhao, B. Bakeroot, S. You, G. Groeseneken, and S. Decoutere, "Investigation on carrier transport through AlN nucleation layer from differently doped Si(111) substrates," *IEEE Trans. Electron Devices*, vol. 65, no. 5, pp. 1721–1727, May 2018, doi: 10.1109/ TED.2018.2810886.
- [18] E. H. Nicollian and J. R. Brews, MOS (Metal Oxide Semiconductor) Physics and Technology. New York, NY, USA: Wiley, 1982.
- [19] S. W. S. Glunz, S. Rein, J. Y. Lee, and W. Warta, "Minority carrier lifetime degradation in boron-doped czochralski silicon," *J. Appl. Phys.*, vol. 90, no. 5, pp. 2397–2404, May 2001, doi: 10.1063/1.1389076.
- [20] B. van Zeghbroeck, Principles of Semiconductor Devices. Boulder, CO, USA: Univ. Colorado Boulder, 2004.
- [21] H. Yacoub, D. Fahle, M. Finken, H. Hahn, C. Blumberg, W. Prost, H. Kalisch, M. Heuken, and A. Vescan, "The effect of the inversion channel at the AlN/Si interface on the vertical breakdown characteristics of GaN-based devices," *Semicond. Sci. Technol.*, vol. 29, no. 11, p. 115012, Nov. 2014, doi: 10.1088/0268-1242129/11/115012.
- [22] H. Chandrasekar, K. N. Bhat, M. Rangarajan, S. Raghavan, and N. Bhat, "Thickness dependent parasitic channel formation at AlN/Si interfaces," *Sci. Rep.*, vol. 7, Nov. 2017, Art. no. 15749, doi: 10.1038/s41598-017-16114-w.
- [23] S. Yang, C. Zhou, S. Han, J. Wei, K. Sheng, and K. J. Chen, "Impact of substrate bias polarity on buffer-related current collapse in AlGaN/GaN-on-Si power devices," *IEEE Trans. Electron Devices*, vol. 64, no. 12, pp. 5048–5056, Dec. 2017, doi: 10.1109/TED. 2017.2764527.
- [24] S. Kaneko, M. Kuroda, M. Yanagihara, A. Ikoshi, H. Okita, T. Morita, K. Tanaka, M. Hikita, Y. Uemoto, S. Takahashi, and T. Ueda, "Currentcollapse-free operations up to 850 V by GaN-GIT utilizing hole injection from drain," in *Proc. IEEE 27th Int. Symp. Power Semiconductor Devices ICs (ISPSD)*, May 2015, pp. 41–44, doi: 10.1109/ ISPSD.2015.7123384.
- [25] X. Tang, B. Li, Y. Lu, H. Wang, C. Liu, J. Wei, and K. J. Chen, "III-nitride transistors with photonic-ohmic drain for enhanced dynamic performances," in *IEDM Tech. Dig.*, Dec. 2015, pp. 35.3.1–35.3.4, doi: 10.1109/IEDM.2015.7409832.
- [26] W. M. Waller, M. Gajda, S. Pandey, J. J. T. M. Donkers, D. Calton, J. Croon, J. Šonský, M. J. Uren, and M. Kuball, "Control of bufferinduced current collapse in AlGaN/GaN HEMTs using SiNx deposition," *IEEE Trans. Electron Devices*, vol. 64, no. 10, pp. 4044–4049, Oct. 2017, doi: 10.1109/TED.2017.2738669.
- [27] M. Meneghini, A. Tajalli, P. Moens, A. Banerjee, A. Stockman, M. Tack, S. Gerardin, M. Bagatin, A. Paccagnella, E. Zanoni, and G. Meneghesso, "Total suppression of dynamic-ron in AlGaN/GaN-HEMTs through proton irradiation," in *IEDM Tech. Dig.*, Dec. 2017, pp. 33.5.1–33.5.4, doi: 10.1109/IEDM.2017.8268492.
- [28] P. Moens, M. J. Uren, A. Banerjee, M. Meneghini, B. Padmanabhan, W. Jeon, S. Karboyan, M. Kuball, G. Meneghesso, E. Zanoni, and M. Tack, "Negative dynamic Ron in AlGaN/GaN power devices," in *Proc. 29th IEEE Int. Symp. Power Semiconductor Devices ICs (ISPSD)*, May 2017, pp. 97–100, doi: 10.23919/ ISPSD.2017.7988902.
- [29] W. Xing, Z. Liu, H. Qiu, K. Ranjan, Y. Gao, G. I. Ng, and T. Palacios, "InAlN/GaN HEMTs on Si with high  $f_T$  of 250 GHz," *IEEE Electron Device Lett.*, vol. 39, no. 1, pp. 75–78, Jan. 2018, doi: 10.1109/LED. 2017.2773054.
- [30] K. T. Lee, C. Bayram, D. Piedra, E. Sprogis, H. Deligianni, B. Krishnan, G. Papasouliotis, A. Paranjpe, E. Aklimi, K. Shepard, T. Palacios, and D. Sadana, "GaN devices on a 200 mm Si platform targeting heterogeneous integration," *IEEE Electron Device Lett.*, vol. 38, no. 8, pp. 1094–1096, Aug. 2017, doi: 10.1109/ LED.2017.2720688.