**OPEN ACCESS** 

IOP Publishing

J. Phys. D: Appl. Phys. 56 (2023) 154002 (11pp)

# Impact of thermal oxidation uniformity on 150 mm GaAs- and Ge-substrate VCSELs

# S J Gillgrass<sup>1,\*</sup>, C P Allford<sup>1</sup>, T Peach<sup>2</sup>, J Baker<sup>1</sup>, A D Johnson<sup>3</sup>, J I Davies<sup>3</sup>, A M Joel<sup>3</sup>, S Shutts<sup>1,2</sup> and P M Smowton<sup>1,2</sup>

 <sup>1</sup> EPSRC Future Compound Semiconductor Manufacturing Hub, School of Physics and Astronomy, Cardiff University, Cardiff CF24 3AA, United Kingdom
<sup>2</sup> Institute for Compound Semiconductors, School of Physics and Astronomy, Cardiff University, Cardiff CF24 3AA, United Kingdom
<sup>3</sup> IQE plc, Pascal Close, St. Mellons, Cardiff CF3 0LW, United Kingdom

E-mail: GillgrassS@cardiff.ac.uk

Received 28 October 2022, revised 13 February 2023 Accepted for publication 1 March 2023 Published 13 March 2023



## Abstract

Vertical cavity surface emitting laser (VCSEL) devices and arrays are increasingly important in meeting the demands of today's wireless communication and sensing systems. Understanding the origin of non-uniform wet thermal oxidation across large-area VCSEL wafers is a crucial issue to ensure highly reliable, volume-manufactured oxide-confined VCSEL devices. As VCSEL wafer diameters approach 200 mm, germanium (Ge) is emerging as an alternative substrate solution. To this end, we investigate the uniformity of 940 nm-emitting VCSEL performance across 150 mm diameter GaAs- and Ge-substrates, comparing the oxidation method in each case. Nominally identical epitaxial structures are used to evaluate the strain induced wafer bow for each substrate type with Ge exhibiting a reduction of over 100  $\mu$ m in the peak-to-valley distortion when compared with GaAs. This wafer bow is found to be the principal cause of centre-to-edge oxidation non-uniformity when utilising a conduction-heated chuck furnace, in comparison to a convection-heated tube furnace. Using on-wafer testing of threshold current, differential resistance, and emission wavelength, device performance is demonstrated for the first time across a 150 mm Ge wafer, and is shown to be comparable to performance on GaAs substrates, when the effects of oxidation uniformity are removed. These results provide evidence that there is a realistic path to manufacturing high yield VCSELs, over wafer diameters approaching those used in Si-photonics, via Ge substrates.

Keywords: VCSEL, thermal oxidation, wafer bow, Ge-substrate, GaAs-substrate

(Some figures may appear in colour only in the online journal)

\* Author to whom any correspondence should be addressed.

Original content from this work may be used under the terms of the Creative Commons Attribution 4.0 licence. Any further distribution of this work must maintain attribution to the author(s) and the title of the work, journal citation and DOI.

## 1. Introduction

High-volume consumer applications of vertical-cavity surface-emitting laser (VCSEL) arrays, especially facial recognition [1, 2] and, more recently light detection and ranging (LiDAR) enabled smart phones, have proliferated in recent years providing motivation for the semiconductor manufacturing industry to transition from 100 to 150 mm substrate sizes to cope with the expanding market. Emerging applications such as autonomous things, augmented/virtual reality and automotive LiDAR demand larger arrays, higher performance, and improved reliability [3, 4]. These new applications are the driving force for lower cost and increased manufacturability of VCSELs with the production of the world's first 200 mm VCSEL wafer already announced [5].

However, the design and epitaxial growth of the active layers on larger area substrates (>100 mm) are not trivial. It is widely accepted that gallium arsenide (GaAs) is lattice matched to AlGaAs [6], and for most applications this is a good assumption, however, there is a finite mismatch of 0.16% [7] between GaAs and AlAs. VCSELs have characteristically thick epitaxial layers, due to the large number of mirror pairs required in both upper and lower distributed Bragg reflectors (DBRs), leading to a large inherent compressive strain. It is this strain that induces a convex bow to the epitaxial wafer, creating manufacturability issues such as in photolithography [8] and oxidation processes, as well as unintended wafer breakage. Silicon nitride  $(SiN_x)$  can be deposited on the backside of a wafer to reduce, or counteract wafer bow [9], but this increases the number of back-end processes and overall manufacturing time. Other compensative processes that may be used during fabrication also tend to increase fabrication complexity and cost to the customer. The strain and resulting wafer bow increases with emission wavelength due to the increased thickness of the epitaxial layers required to achieve the requisite mirror reflectivity. The growth, design and cost constraints involved when moving towards longer wavelength VCSELs, and/or larger diameter wafers means VCSEL epitaxy on GaAs substrates becomes increasingly challenging for long-term, high-volume manufacturing ≥200 mm diameters.

Germanium (Ge) substrates are a potential route to high volume, larger area VCSEL manufacturing. One of the benefits of using Ge is that is has a lattice constant that sits between those of GaAs and AlAs [10], allowing for reduced overall structure strain, significantly lowering wafer bow. This makes it an ideal solution for the manufacture of >1.3  $\mu$ m VCSELs, for future applications such as long-range LiDAR [11]. In terms of mechanical robustness, Ge has a higher fracture toughness value when compared to GaAs [12], and combined with the lower material strain, should result in higher wafer yields from a reduction in losses and breakages. Thermal conductivity, an important factor in device performance, is also not compromised by moving to Ge substrates. In fact, Ge provides roughly a 5% increase in thermal conductivity compared to GaAs [13] allowing for improvements in heat dissipation. Ge also offers advantages such as having perfect crystal quality (zero etch pit density) [14], removing the deleterious effect dislocations can have on device reliability, but also offering a greener alternative. Ge can be infinitely recycled, reducing waste, and allowing for significant cost recuperation per wafer [15]. Most importantly for imminent scale up, 200 and 300 mm Ge substrates are already available with an established, and ever-increasing, supply chain in place for current space-based, solar cell applications [16, 17]. Pushing wafer sizes larger than 150 mm allows for the possibility to fully utilise the advanced CMOS processing tools, bringing it on a par with the high-volume microLEDson-Si technology announced in recent years [18]. However, for large scale commercial uptake of Ge substrate structures, where there is resistance to change and working with less familiar materials, a clear demonstration of the benefits for manufacturing and an understanding of the origin of these benefits is necessary and we address that in this paper.

Growth of III-V layers on Ge substrates has been reported with great success recently for various applications [16, 19, 20]. About 980 and 940 nm emitting VCSELs have previously been demonstrated on 150 mm Ge substrates [21], with device performance at 940 nm comparable to GaAs substrate VCSELs, with fabrication completed only on small area tiles. Here, we characterise the difference in wafer bow of each substrate type and compare full 150 mm wafer-scale fabrication and device uniformity, in terms of oxide-aperture variation and performance, for nominally identical epitaxial structures grown on both GaAs and Ge substrates. Wet thermal oxidation of Al<sub>0.98</sub>GaAs, used to create current confinement, is especially sensitive to temperature. Owing to the exponential dependence on temperature of the oxidation rate of buried high-Al content AlGaAs layers [22, 23], a temperature variation can result in a significant difference in oxidation extent across the wafer. Key operating characteristics of VCSELs, including threshold current, beam profile and spectral purity, are highly dependent on the lateral dimensions of the active volume, therefore a large deviation from the desired extent means large disparities in expected device performance. For applications that require single-mode or complex arrays for desired operation [24, 25], repeatable oxidation uniformity is paramount to ensuring scalability and high yields. We compare oxidation uniformity of VCSEL devices on GaAs and Ge substrates, using manufacturing tools that offer different heat transfer mechanisms, conduction, and convection heating, in each case. Conduction-heated furnaces typically offer advantages such as smaller area footprints and in-situ camera monitoring with automatic oxidation aperture tracking capabilities making them suitable for R&D applications, over both wafer and small area tiles, but also removing the need for an entire epitaxial wafer to be devoted to calibration purposes, currently standard practise in convection-based tools. This in-situ monitoring also allows for confident processing of unknown VCSEL epitaxial structures with no previous oxidation data. Convection-heated furnaces are based on quartz vacuum tubes allowing multiple large area wafers to be oxidised at the same time, reducing the energy cost per wafer, but tight design tolerance and regular maintenance is required to ensure significant temperature fluctuations do not arise. Further to oxidation variations, there can be spatial variation in the composition and thickness of the high-Al content layer which are also important considerations for oxidation rate [26, 27]. Hence, we also consider the effect of these non-uniformities on final device apertures.

## 2. Methodology

## 2.1. Fabrication

The epitaxial structure of the VCSELs produced in this work is a proprietary generic p-i-n layout, designed for 940 nm emission wavelength, and is nominally identical on both ndoped GaAs- and Ge-substrate types. It consists of a multiple quantum-well gain medium sandwiched between upper p-doped AlGaAs/AlGaAs and lower n-doped AlAs/AlGaAs DBR mirrors. The lower DBR also contains a small number of repeats of AlGaAs/AlGaAs, between the active and the start of the AlAs layers. One Al<sub>0.98</sub>GaAs layer is included just above the active region in the upper DBR to act as a current confinement layer, following oxidation. Four VCSEL wafers in total were used in this work; two on GaAs and two on Ge substrate, with wafers of different substrate type produced in separate growth runs by IQE plc.

Planarisation-free oxide confined VCSELs are fabricated in this study, following a VCSEL quick fabrication process that was previously designed, and reported in detail, in [28]. The VCSEL mesas are defined by an inductively coupled plasma dry etch to just below the active region to allow for the formation of a current confining aperture by wet thermal oxidation. Top p-metal ohmic contacts and bond pads are patterned by a lift-off process of a Ti/Pt/Au stack, to allow for probing of each device individually. A back-side blanket-coat deposition of standard n-contact metals for both GaAs and Ge provides a global contact for each wafer. The process is finished for ohmic contacts on all wafers by an annealing step. The VCSELs were processed into groups of  $10 \times 10$  arrays on a 250  $\mu$ m pitch, with 16 groups per tile. Subsequently, fullwafer fabrication involved patterning 96 tiles over the 150 mm wafer.

The wet thermal oxidation step was carried out in either a convection- or conduction-heated furnace. The foremost difference between the tools is the orientation, and hence heating method, of the wafer during the oxidation process; the tube furnace allows up to 25 wafers to be stacked in a vertical position one behind the other, whereas the conduction-heated furnace positions the wafer horizontally onto a heated chuck. Two wafers, one GaAs and one Ge substrate, were oxidised in each tool with a target oxidation extent of 15  $\mu$ m, measured at the centre of the wafer. Subsequently, the conduction-heated furnace and convection-heated furnace will simply be referred to as the chuck and tube furnace respectively.

#### 2.2. Experimental

The wafer bow of the GaAs and Ge substrates, with the same epitaxial layers, was measured using the autofocus function on a direct-write lithography tool. The measurement was carried out at 351 points across the wafer prior to starting any fabrication processes. For the data produced in this work, all wafers were measured with the crystallographic notch positioned 45 degrees to the bottom left of the central vertical axis.

Monitoring of the oxidation length was carried out *in-situ* at the centre of each wafer using an infrared camera on the chuck furnace, and the wafers in the tube furnace were oxidised from a known oxidation rate after calibration. The oxidation extent at 96 different points across each 150 mm wafer was subsequently determined from current–voltage measurements of circular mesa structures of various diameters. Plotting conductance versus mesa diameter, and fitting with a relevant model allows the oxidation extent to be inferred from the *x*-intercept. The uncertainty in the oxidation length is given as  $\pm 0.5 \ \mu m$  from the error of the fit.

Following completion of the fabrication, continuous wave power–current–voltage–wavelength  $(P-I-V-\lambda)$  measurements were performed on an automated wafer-prober equipped with a calibrated integrating sphere for light collection, providing measurements of true output powers across the 144 mm edge-to-edge diameter of each wafer.

## 3. Results and discussion

#### 3.1. Wafer bow

A comparison of the measured wafer surface height, without a backside compensation layer, is shown in figure 1(a) for the VCSEL structures grown on both GaAs; A (i) and B (ii), and Ge; A (iii) and B (iv) reference plane for both (a) and (b). Values reach 130.4  $\mu$ m and 127.8  $\mu$ m, for GaAs A and GaAs B respectively, at the very centre of the wafer relative to the edge, which is defined as zero. Here, the error in the height is given as the error in the measurement,  $\pm 0.5 \ \mu$ m. This change in surface height is a concentric radial pattern, resulting in a convex wafer shape with respect to the reference plane, seen in figure 1(b). The black contour lines seen in figure 1 represent a change in surface height of 10  $\mu$ m. The differences between A and B in each case are likely due to small compositional and layer thickness variations across the wafer affecting the overall level of compressive strain. The Ge wafers, Ge A and Ge B, exhibit a distinctly different shape to the GaAs wafers, with a 'saddle' profile. Here the peak-to-valley distortion, at x = 0, is 16.3  $\mu$ m and 20.2  $\mu$ m for Ge A and Ge B respectively meaning the Ge substrates have values that are approximately five times smaller than the GaAs, as can be seen in figure 1(b). This undulating height across the wafer is referred to as warp [29], unlike bow seen for GaAs. The magnitude of this height variation, and wafer shape, for Ge substrates with epitaxial layers, is comparable to that seen for a blank Si wafer [30].



**Figure 1.** (a) 2D Contour plots showing measured wafer surface height of four nominally identical 940 nm VCSEL structures grown on both GaAs substrates (left); A (i) and B (ii) and Ge substrates; A (iii) and B (iv), and (b) 3D height profile of GaAs wafer A and Ge wafer A (right). The colour scale on the right indicates the surface height in microns.



**Figure 2.** (a) Oxidation contour plots of four nominally identical 940 nm VCSEL structures on different substrate types, oxidised using different manufacturing tools (left). A convection-based furnace was used to oxidise wafers (i) and (iii), and a conduction-based furnace was used for wafer (ii) and (iv). The colour scale on the right indicates the oxidation extent in microns. (b) Line scan of normalised percentage oxidation variation measured across each wafer, measured at y = 6 (right).

## 3.2. Oxidation

We study the oxidation extent variation across each 150 mm wafer, comparing the two different manufacturing heating methods described.

Figure 2 depicts the results of this study when targeting a 15  $\mu$ m oxidation extent at the centre of the wafer. However, due to inaccuracies, or lack of ability, in measuring the progression of the oxidation extent during the process, all wafers have small variations in the final measured oxide extent at the centre of the wafer. Wafers GaAs A and Ge A were oxidised in the tube furnace and wafers GaAs B and Ge B in the chuck furnace. Wafer GaAs B (ii), oxidised in contact with

the heated chuck, shows a maximum centre-to-edge oxidation extent increase of 5.0  $\mu$ m, or roughly 29%. The change in extent across the wafer has a very similar radial pattern to that seen in the surface height measurements, albeit not as radially uniform. Figure 3 depicts the distribution of the oxidation extent of the four wafers. GaAs A and Ge A both show a narrow distribution, with a standard deviation of 0.06 and 0.27  $\mu$ m respectively, in comparison with both B wafers. This full wafer distribution correlates to the line scan, at a single point, y = 6, in figure 2(b). The distributions show a mean oxidation extent of 15.5, 15.2, 15.5 and 14.2  $\mu$ m for GaAs A, GaAs B, Ge A and Ge B respectively.



Figure 3. Oxidation extent distribution (histogram), with a normal distribution fit (dashed lines), plotted for each wafer.



**Figure 4.** Contour plots of the temperature variation across (left) (a) oxidation furnace chuck with a setpoint of 400 degrees and (right) (b) the resulting GaAs wafer, after heating on (a), when measured with a calibration pyrometer.

Investigation of the furnace temperature across the 150 mm chuck, plotted in figure 4(a), indicates that there is less than 0.7% (2.5 °C) change in temperature, when measured with a pyrometer, at a temperature setpoint of 400 °C. It should be noted that the top and top right-hand edge of the chuck has the highest temperature compared with the other areas, and is, in most part, due to the positioning of the gas injection port at x = 0. When the GaAs wafer is placed in the furnace and measured in the same way, the wafer exhibits a 1.2% difference (4.5 °C) between centre to left-hand edge (figure 3(b)), but a 1.6% (6.0 °C) increase centre to right-hand edge due to the furnace temperature variation mentioned previously. With the magnitude of the bow seen on GaAs-substrate VCSELs in figure 1, and the radial temperature pattern of the wafer in figure 4, we conclude that the centre portion of the wafer sits above the furnace chuck, heated from a distance relative to the magnitude of the wafer bow. It follows that the increased oxidation extent seen at the edges of the wafer in figure 2(a) (ii) is due to increased thermal contact of the wafer with the heated chuck at this position compared to the centre regions of the wafer, leading to large variations in the oxidation rate of the Al<sub>0.98</sub>GaAs layer, a previously reported phenomenon [22, 23]. By investigating the temperature dependence of oxidation rate, of this furnace, we find there to be a difference in oxidation rate of 0.042  $\mu$ m min<sup>-1</sup> centre-to-edge, due to the variation in temperature. It should be noted that improvements could be made to this furnace with the addition of vacuum capabilities and other heating compensation or components, but that is outside the scope of this study.

GaAs A in figure 2(a) (i) oxidised in a tube furnace, is measured to have a 0.3  $\mu$ m extent decrease from centre-toedge, less than 2% variation. The setup of the wafer in a



**Figure 5.** (a) Room temperature threshold current, *I*th, in mA (left) and (b) current density, *J*th, (right), corrected for oxide aperture diameters, in  $\mu A \mu m^{-2}$ . The red cross-hatched areas indicate areas in (b) indicated *J*th values >30  $\mu m cm^{-2}$ .

tube furnace ensures a uniform wafer temperature, meaning effects of wafer bow are negligible. Therefore, the results seen in (a) (i) imply that centre-to-edge oxidation variation is driven by any small non-uniformity in the wafer epitaxial layers, rather than any other fabrication non-uniformities [31, 32]. The effect of wafer bow on the oxidation uniformity in GaAs B (ii) is severe enough to obscure these epitaxial non-uniformities in large diameter VCSEL wafers when using conduction heating to control process temperatures. In previous work [33], measurements on cleaved tiles, taken from different radial positions from the centre of the wafer, reported a similar decrease in oxidation extent towards the edge of the wafer.

Ge-substrate wafers show a smaller difference between the two types of oxidation tools. Wafer Ge A in figure 2(a) (iii), oxidised via tube furnace, has an overall oxidation extent difference of 0.5  $\mu$ m, or 3% variation, whereas wafer Ge B, oxidised via the chuck furnace, has a difference of 2.5  $\mu$ m or 14%. Here, with wafer bow removed from consideration, we see that the oxidation non-uniformity of Ge A is still driven by the similar small epitaxial non- uniformities as occurred with GaAs A. The variation seen in Ge B does suggest there is also a small non-uniformity contribution from a non-uniform wafer temperature during oxidation. It should also be noted that even with a nominally identical design, the oxidation rate for the epitaxy on Ge substrates is 0.03  $\mu$ m min<sup>-1</sup> faster than on GaAs. This was determined from measurements made on individually fabricated tiles (15 mm  $\times$  15 mm), to remove the effect of wafer bow and/or temperature with conduction heating. We believe this increase is largely due to the increase in thermal conductivity of Ge, but there may also be a very small contribution from a layer thickness or compositional variation, which is known to also affect oxidation rate [26, 27, 34]. Even so, this suggests that VCSELs grown on large area Ge-substrates can be manufactured with conduction-heated, chuck oxidation and still provide relevant information on the grown epitaxial layers rather than the fabrication process alone.

#### 3.3. Device characteristics

Here, we characterise and outline the spatial dependence of laser performance due to the oxidation length and epitaxial variations. The role oxide aperture size plays in VCSEL characteristics is well understood and the measured room temperature threshold current, *I*th, of nominal 8  $\mu$ m aperture VCSELs (8  $\mu$ m diameter taken at the centre of each wafer particular mesa diameter) is plotted in figure 5(a). Wafers GaAs A, Ge A and Ge B all show a 20%–30% increase in threshold current towards the edge of the wafer. However, wafer GaAs B has values that significantly decrease, approximately radially, from centre-to-edge of the wafer, by around 70%. These centre-to-edge disparities, and regions of higher *I*th in Ge B, agree with the oxidation extent variations in figure 2.

Effects of non-equivalent oxide apertures, both across each wafer and between wafers, can be somewhat accounted for by calculating the threshold current density, Jth. The spatial variation of Jth is presented in figure 5(b), where each wafer has been corrected for by its relative oxidation extent at each point, for the same mesa diameter. After correction there is a more noticeable centre-to-edge variation in Jth for both GaAs wafers; a decrease of 4.3  $\mu$ A  $\mu$ m<sup>-2</sup> and 15.3  $\mu$ A  $\mu$ m<sup>-2</sup> for GaAs A and B respectively. However, this variation in GaAs B does not include devices that have Jth values significantly greater than 30  $\mu$ A  $\mu$ m<sup>-2</sup> which are indicated in figure 5(b) (ii) by the red crosshatched regions. There is a maximum variation of 10.2  $\mu$ A  $\mu$ m<sup>-2</sup> and 11.9  $\mu$ A  $\mu$ m<sup>-2</sup> for Ge A and Ge B respectively, however, the Ge wafers do not exhibit the same radial pattern in Jth as GaAs. Correlating variations of oxide extent in figure 2 with those in Jth, in figure 5(b), confirms, however, that equivalent mesa diameters do not contain equivalent oxide aperture sizes across the wafer. This is especially true, on a large scale, for GaAs B. Due to the variation of Jth with oxide aperture, the extremely high Jth performance at the edge of the wafer is not representative of the overall material performance. Ge A has a mean Jth value 3.1  $\mu$ A  $\mu$ m<sup>-2</sup> lower than Ge B and a standard distribution 4.1  $\mu$ A  $\mu$ m<sup>-2</sup> narrower. On the other hand, GaAs A has a mean Jth value of 13.1  $\mu$ A  $\mu$ m<sup>-2</sup> which is 4.1  $\mu$ A  $\mu$ m<sup>-2</sup> smaller than GaAs B. The standard deviation of GaAs B is much larger than GaAs A, by 11.5  $\mu$ A  $\mu$ m<sup>-2</sup>, but this is a result of the larger spread of aperture sizes across wafer from the temperature gradient in the oxidation process, widening the distribution of measured Jth values. A further consequence of the large centre-to-edge oxidation variation is the overall device yield, which is a crucial in manufacturing to enable a higher net throughput and a lower cost per wafer [28, 35]. At some edge points of GaAs B, the oxidation extent is long enough to restrict all, or almost all, current flow and reduces representative device yields on the wafer.

The cumulative yield presented in figure 6 of GaAs B indicates there are less than 65% of devices with Jth values of up to 50  $\mu$ A  $\mu$ m<sup>-2</sup>. However, it should be noted that this percentage yield is relevant only for the mesa size and oxidation extent used for this study. A higher yield could theoretically be achieved for GaAs B if larger mesas or a shorter oxidation extent were chosen within the tolerance window required for this device design. In comparison, GaAs A and Ge A both reach 100% at much lower threshold current density, with Ge B having a 100% yield with all devices having Jth below 30  $\mu$ A  $\mu$ m<sup>-2</sup>. Although the tube furnace has a significant advantage in terms of yield for highly bowed GaAs-substrate wafers, there is a much smaller difference between Ge A and Ge B, suggesting conduction-heated oxidation processes can be used for VCSEL manufacture with epitaxy grown on large area Ge-substrates. Similar distributions of Jth are apparent regardless of absolute values. Differences like these, and between values measured for GaAs and Ge, for the same oxidation process, are largely due to changes in the epitaxial growth uniformity, such as gain peak-to-cavity resonance detuning [36, 37], between growth runs on GaAs and Ge rather than non-uniformities introduced by fabrication processes. Additionally, material composition and layer thickness variation in either of the DBRs can have repercussions on Ith by altering the total mirror reflectivity of the design, and therefore its threshold gain requirement [35, 38].

Low electrical parasitics are desirable within a VCSEL device to ensure current-induced self-heating does not limit or alter its dynamic performance [39] and other characteristics such as maximum output power, for example. The differential resistance of nominally 8  $\mu$ m aperture devices is mapped across each wafer in figure 7(a). The distribution of the data and subsequent overlayed normal distribution is plotted in figure 8(a). These have been calculated from individual device *I*–*V* measurements at 1.7 V for each. What is immediately noticeable is the vast difference in the resistance values of wafer (ii), which is the bowed GaAs wafer oxidised in the



**Figure 6.** Threshold current density distribution (histogram), with a normal distribution fit (dashed lines) and cumulative percentage yield (open circles) plotted for each wafer.

chuck furnace, to all other wafers. The pattern resembles that seen in figure 5(b) of the threshold current density. This again is a direct result of the larger oxidation extents at the edges of the wafer brought about by the increased thermal contact of a bowed wafer. The red cross-hatched regions in wafer GaAs B indicates resistance values that are beyond the top of the scale bar to the right of figure 6(a),  $\geq$ 500  $\Omega$ . There is only a very small area of the wafer that represents typical device resistance values when compared to the other wafers, and such high values beyond this region cause high junction temperatures [40], limiting extent of valid data collected for tracking wafer uniformity.

GaAs A has a standard deviation of just 3.8  $\Omega$ , whereas Ge A and Ge B have values of 13.8 and 32.4  $\Omega$  respectively. The narrow distribution of GaAs A is a direct result of the small oxidation spatial variation, which is also explains the results of Ge B, with low oxidation extent regions matching regions of low differential resistance. However, the results for Ge A are less clear. This wafer has mean differential resistance value of 168.8  $\Omega$ , with the previously mentioned standard deviation, of 13.8  $\Omega$ .

To ensure that no additional variation in differential resistance has arisen from metallisation, CTLM test structures for the p-contact were measured and characterised. All wafers exhibit an average specific contact resistance value of  $1.3 \times 10^{-6} \Omega \text{ cm}^{-2}$  with no trend on substrate type or oxidation method. These values are consistent with those expected for high-quality ohmic contacts [41]. However, from these structures, the sheet resistance of the highly p-doped GaAs cap layer can also be inferred and are shown for each wafer in figure 7(b). All wafers of the same substrate type show similar sheet resistance values and centre-to-edge uniformity, but wafers Ge A and B have significantly higher sheet resistance values at the centre of the wafer indicating a change in doping profile to GaAs A and B. The normal distribution of the data is plotted in figure 8(b). Here, the data shows that in



**Figure 7.** (a) Contour plots of the differential resistance at 1.7 V (left) and (b) sheet resistance (right) of each wafer measured from device I-V characteristics and CTLM test structures respectively. The red cross-hatched regions in (a) indicate values of differential resistance that are be youd the scale bar to the right, >500  $\Omega$ .



**Figure 8.** Distribution (hisotgram) of (a) specific contact resistance (left) and (b) sheet resistance (right) with a normal distribution fit (dashed lines) plotted for each wafer.

fact all wafers have mean sheet resistance within 1.4  $\Omega \bullet^{-1}$  of each other. However, the standard deviation varies between substrate type, with values of 1.5–2.7  $\Omega \bullet^{-1}$  for GaAs A to Ge A which also correlates to the results in figure 7(b). Growth conditions were kept constant for both substrate type wafers, minus nucleation [5], so heating and bow effects of Ge-substrate material have not been accounted for at this stage of development, which is likely to have an impact on the different trends in the uniformity of various device performance parameters seen here.

One of the most useful parameters in characterising epitaxial growth variations is the emission wavelength. Although the material cavity resonance wavelength can be measured directly from a wafer without any fabrication, the emission wavelength can differ to a small degree due to an induced red shift of the wavelength, owing to self-heating effects from electrical pumping [42]. The lasing wavelength of nominally 12  $\mu$ m aperture devices is mapped across each wafer in figure 9(a).

Larger aperture devices are chosen here so that the lasing wavelength is unaffected by aperture size. All wafers exhibit radial emission wavelengths with a centre-to-edge decrease of 8.9 nm, 10.4 nm, 6.8 nm and 6.5 nm for GaAs A, GaAs B, Ge A and Ge B, respectively. From figure 10, the wafers have mean emission wavelengths of 936.8, 936.6, 938.1 and 940.2 nm for GaAs A, GaAs B, Ge A and Ge B, respectively. Further to the larger variations in *J*th and differential resistance between Ge A and Ge B, Ge B has emission wavelengths red shifted by



Figure 9. (a) Device emission wavelengths (left), and (b) reflectometry measurements of the cavity resonance wavelength (right), spatially mapped across each wafer.



**Figure 10.** Wavelength distribution (histogram) with a normal distribution fit (dashed lines) plotted for each wafer.

 $\sim$ 3.0 nm across the entire wafer. However, the spatial variation of this shift to longer wavelengths does not correlate to the same spatial variations seen in oxidation and differential resistance that may be a cause of this. The evidence presented so far for Ge B somewhat suggests that even though from the same growth run as Ge A, it has a change in the spatial variation of the material cavity resonance. This can be confirmed by using reflectivity data taken post growth to extract the spatial dependencies of the cavity resonance wavelength. The results of GaAs A and GaAs B are shown in figure 9(b) (i) and (ii) and Ge A and Ge B in figure 9(b) (iii) and (iv). The spatial variation trends of the cavity resonance seen for each wafer match well with the emission wavelength are due to small changes in wafer-to-wafer uniformity [43] and not an artefact of the oxidation process or aperture size.

One further note is that although both Ge wafers have slight red shifts in the central emission wavelengths, the distribution across the wafer is somewhat narrower. Ge A and B have a standard deviation of 1.8 nm whereas GaAs A and B show deviations of 2.6 and 2.7 nm respectively. Currently, it cannot be specified if this distribution is in part to the growth conditions, substrate type itself or a combination of these and additional factors.

## 4. Conclusions

In summary, the impact of thermal oxidation uniformity on VCSEL performance has been demonstrated over 150 mm diameter wafers. We have compared different methods of thermal oxidation to create the current confinement on both GaAsand Ge-substrate materials. Our findings confirm the importance of this oxidation process on overall device performance, and more importantly yield, especially on substrates with large amounts of wafer bow, when using a conduction-heated chuck furnace. Convection-based tube furnaces do provide advantages in these situations, but conduction-heated furnaces do still have a place in certain applications, such as where in-situ monitoring may be required. Parameters such as oxidation uniformity, threshold current density, differential resistance and emission wavelength are comparable between devices of different substrate type, however, Ge offers additional advantages to the widely used GaAs. These include a tolerance to the oxidation manufacturing process allowing for a wider range of customer markets due to the reduction in wafer bow, as well as a reduction in crystal defects and a potentially greener alternative for the imminent move to establish ≥200 mm VCSEL manufacturing.

#### Data availability statement

The data that support the findings of this study are available upon reasonable request from the authors.

## **Acknowledgments**

Device fabrication was carried out in the cleanroom of the European Regional Development Fund (ERDF)-funded Institute for Compound Semiconductors (ICS) at Cardiff University.

EPSRC funded Future Compound Semiconductor Manufacturing Hub: reference EP/P006973/1, project ATLAS (82371) supported by the Welsh Government's SMART Expertise programme and part financed by the ERDF, UKRI Strength in Places Fund (107134), and the EPSRC funded CS Underpinning Equipment Grant: reference EP/P030556/1, all provided essential resources for this study. Jack Baker would like to acknowledge support from an EPSRC Industrial-CASE award co-funded by IQE, Grant Numbers EP/T517525/1.

## **ORCID iDs**

- S J Gillgrass D https://orcid.org/0000-0003-2611-9168
- C P Allford D https://orcid.org/0000-0002-3798-9014
- T Peach (1) https://orcid.org/0000-0001-52939-0133
- J Baker () https://orcid.org/0000-0003-1379-0673
- S Shutts **b** https://orcid.org/0000-0001-6751-7790
- P M Smowton b https://orcid.org/0000-0002-9105-4842

## References

- Seurin J F, Zhou D, Xu G, Miglo A, Li D, Chen T, Guo B and Ghosh C 2016 High-efficiency VCSEL arrays for illumination and sensing in consumer applications *Proc. SPIE* 9766 97660D
- [2] Okur S *et al* 2019 High-power VCSEL arrays with customized beam divergence for 3D-sensing applications *Proc. SPIE* 10938 109380F
- [3] Dummer M, Johnson K, Rothwell S, Tatah K and Hibbs-Brenner M 2021 The role of VCSELs in 3D sensing and LiDAR *Proc. SPIE* 11692 116920C
- [4] Moench H, Carpaij M, Gerlach P, Gronenborn S, Gudde R, Hellmig J, Kolb J and van der Lee A 2016 VCSEL-based sensors for distance and velocity *Proc. SPIE* 9766 97660A
- [5] Johnson A, Lim S Q, Joel A, Clark A, Green M, Wang W and Pelzel R First demonstration of high performance 940 nm VCSELs grown on 200 mm diameter substrates *Proc. CS Mantech Conf. (Monterey, USA, May 2022)* (https://doi.org/ 10.1117/12.2583207)
- [6] Ladugin M A, Yarotskaya I V, Bagaev T A, Telegin K Y, Andreev A Y, Zasavitskii I I, Padalitsa A A and Marmalyuk A A 2019 Advanced AlGaAs/GaAs heterostructures grown by MOVPE Crystals 9 305
- [7] Adachi S 1985 GaAs, AlAs, and Al<sub>x</sub>Ga<sub>1-x</sub>As: material parameters for use in research and device applications *J. Appl. Phys.* 58 R1
- [8] Quirion D, Manna M, Hidalgo S and Pellegrini G 2020 Manufacturability and stress issues in 3D silicon detector technology at IMB-CNM *Micromachines* 11 1126

- Padullaparthi B D, Tatum J A and Iga K 2021 VCSEL Industry: communication and sensing Appedix C: Wafer Process Engineering p 235
- [10] Chiarotti G and Goletti C 2005 Surfaces and interfaces, electronic structure of *Encyclopedia of Condensed Matter Physics* ed F Bassani, G Liedl and P Wyder (Amsterdam: Elsevier) pp 133–44
- [11] Extrance A 2018 Faces light up over VCSEL prospects (SPIE Professional magazine)
- Yonenaga I 2005 Hardness, yield strength, and dislocation velocity in elemental and compound semiconductors *Mater*. *Trans.* 46 1979–85
- [13] Maycock P D 1967 Thermal conductivity of silicon, germanium, III–V compounds and III–V alloys *Solid-State Electron* 10 161–8
- [14] D'Hondt M, Yu Z Q, Depreter B, Sys C, Moerman I, Demeester P and Mijlemans P 1998 High quality InGaAs/AlGaAs lasers grown on Ge substrates J. Cryst. Growth. 195 655
- [15] Zyulkov I (Umicore) Germanium: turning sustainability into a competitive edge (SEMICON) 2021
- [16] Li J et al 2021 A brief review of high efficiency III–V solar cells for space application Front. Phys. 8 631925
- [17] Umicore Germanium substrates (available at: https://eom. umicore.com/en/germanium-solutions/products/ germanium-substrates)
- [18] Aledia Aledia annouced it has produced its first nanowire chips on 300mm silicon wafers using CEA-Leti pilot lines (available at: www.aledia.com/news/aledia-announces-ithas-produced-its-first-nanowire-chips-on-300mm-siliconwafers-using-cea-leti-pilot-lines/)
- [19] Jia H et al 2022 The epitaxial and unique morphology of InAs quantum dots embedded in a Ge matrix J. Phys. D: Appl. Phys. 55 494002
- [20] Zhao Y, Guo J, Feifel M, Cheng H-T, Yang Y-C, Wang L, Chrostowski L, Lackner D, Wu C-H and Xia G 2022 Monolithic integration of 940 nm AlGaAs distributed Bragg reflectors on bulk Ge substrates *Opt. Mater. Express* 12 1131–9
- [21] Johnson A, Joel A, Andrew Clark D, Geen P M, Wang W, Pelzel R and Lim S W 2021 High performance 940nm VCSELs on large area germanium substrates: the ideal substrate for volume manufacture *Proc. SPIE* 11704 1170404
- [22] Oskinski M, Svimonishvili T, Smolyakov G A, Smagley V A, Mackowiak P and Nakwaski W 2001 Temperature and thickness dependence of steam oxidation of AlAs in cyclindrical mesa structures *IEEE Photonics Technol. Lett.* 13 687–9
- [23] Lagenfelder T, Schröder S and Grothe H 1997 Lateral oxidation of buried Al<sub>x</sub>Ga<sub>1-x</sub>As layers in a wet ambient J. Appl. Phys. 82 3548
- [24] Tian S-C, Ahamed M, Larisch G and Bimberg D 2022 Novel energy-efficient desinds of vertical-cavity surface emitting lasers for the next generations of photonic systems *Jpn. J. Appl. Phys.* **61** SK080
- [25] Xun M, Pan G, Zhao Z, Sun Y, Yang C, Kan Q, Zhou J and Wu D 2021 Analysis of thermal properties of 940-nm vertical cavity surface emitting laser arrays *IEEE Trans. Electron Devices* 68 158–63
- [26] Choquette K D, Geib K M, Ashby C I H, Twesten R D, Blum O, Hou H Q, Follstaedt D M, Hammons B E, Mathes D and Hull R 1997 Advances in selective wet oxidation of AlGaAs alloys *IEEE J. Sel. Top. Quantum Electron.* 3 916–26
- [27] Suárez I, Almuneau G, Condé M, Arnoult A and Fontaine C 2009 Optimal control of AlAs oxidation via digital alloy heterostructure compositions J. Phys. D: Appl. Phys. 42 175105

- [28] Baker J, Gillgrass S, Allford C P, Peach T, Hentschel C, Sweet T, Davies J I, Shutts S and Smowton P M 2022 VCSEL quick fabrication for assessment of large diameter epitaxial wafers *IEEE Photon. J.* 14 1–10
- [29] Pang X, Chua T T, Li H, Liao E B, Lee W S and Che F X 2010 Characterization and management of wafer stress for various pattern densities in 3D integration technology *Proc.* of the 60th Electronic Comp. And Tech. Conf. (https://doi. org/10.1109/ECTC.2010.5490707)
- [30] Ito Y, Natsu W and Kunieda M 2011 Simultaneous measurement of warp and thickness of large-diameter silicon wafer using three-point-support inverting method *Proc. of the 11th Euspen Int. Conf.* (Como)
- [31] Kim J J, Lim D H, Kim K S, Yang G M, Lim K Y and Lee H J 1996 Lateral wet oxidation of Al<sub>x</sub>Ga<sub>1-x</sub>As-GaAs depending on its structures *Appl. Phys. Lett.* 69 3357
- [32] Geib K M, Choquette K D, Hou H Q and Hammons B E 1997 Fabrication issues of oxide-confined VCSELs Vertical-Cavity Surface-Emitting Lasers 3003 69–74
- [33] Baker J et al 2022 Impact of strain-induced wafer-bow on the manufacture of VCSELs grown on 150mm GaAs and Ge substrates Proc. of CS Mantech Conf. (Monterey, USA, May)
- [34] Macaluso R, Robert F, Bryce A C, Calvez S and Dawson M D 2003 Resonant wavelength control of a 1.3 μm microcavity by intracavity steam oxidation Semicond. Sci. Technol. 18 L12
- [35] Hibbs-Brenner M K, Morgan R A, Walterson R A, Lehman J A, Kalweit E L, Bounnak S, Marta T and Gieske R 1996 Performance, uniformity, and yield of 850-nm VCSEL's deposited by MOVPE *IEEE Photonics Technol. Lett.* 8 7–9

- [36] Cardinali G et al 2022 Low-threshold AlGaN-based UVB VCSELs enabled by post-growth cavity detuning' Appl. Phys. Lett. 121 103501
- [37] McMahon C H, Bae J W, Menoni C S, Patel D, Temkin H, Brusenbach P and Leibenguth R 1995 Detuning of the gain and reflectivity spectra and its effect on the output characteristics of vertical cavity surface emitting lasers *Appl. Phys. Lett.* 66 2171
- [38] Yang G M, MacDougal M H, Pudikov V and Dapkus P D 1995 Influence of mirror reflectivity on laser performance of very-low-threshold vertical-cavity surface-emitting lasers IEEE Photonics Technol. Lett. 7 1228–30
- [39] Baveja P P, Kogel B, Westbergh P, Gustavsson J S, Haglund Å, Maywar D N, Agrawal G P and Larsson A 2011
  Assessment of VCSEL thermal rollover mechanisms from measurements and empirical modeling *Opt. Express* 19 15490–505
- [40] Li M 2016 Intrinsic modulation response modeling and analysis for lithographic vertical-cavity surface-emitting lasers *PhD Thesis*
- [41] Lin T, Xe J-N, Ning S-H, Li Q-M and Li B 2021 Study on the p-type ohmic contact in GaAs-based laser diode *Mater. Sci. Semicond. Process.* 124 105622
- [42] Hasnain G, Tai K, Yang L, Wang Y H, Fischer R J, Wynn J D, Weir B, Dutta N K and Cho A Y 1991 Performance of gain-guided surface emitting lasers with semiconductor distributed Bragg reflectors' *IEEE J. Quantum Electron*. 27 1377–85
- [43] Kim J, Choi W-J, Kim K and Kim D 2022 Nondestructive evaulation of detuned wavelength for As-grown VCSEL epi-wafer *IEEE Photonics Technol. Lett.* 34 1246–9