

Article

# Lateral Tunnel Epitaxy of GaAs in Lithographically Defined Cavities on 220 nm Silicon-on-Insulator

Zhao Yan,<sup>†</sup> Bogdan-Petrin Ratiu,<sup>†</sup> Weiwei Zhang, Oumaima Abouzaid, Martin Ebert, Graham T. Reed, David J. Thomson, and Qiang Li\*



of the Si surface. This demonstrates the potential of in-plane co-integration of III–Vs with Si on mainstream 220 nm SOI platform without relying on thick, defective buffer layers. The challenges associated with planar defects and coalescence into larger membranes for the integration of on-chip optical devices are also discussed.

### INTRODUCTION

Developing photonic integrated circuits (PICs) is not only essential to meet the ever-growing demand for high speed, low power short-reach data communications, but also instrumental in emerging consumer-orientated optical applications requiring high scalability, functionality and reliability.<sup>1-3</sup> While Si photonics platforms provide low-cost, high volume manufacturability by leveraging CMOS-compatible foundry processes, heterogeneous integration of direct bandgap III-V materials onto the Si photonic chips can address the deficiencies of silicon in making light sources and significantly increase the data transmission capacity of optical modulators.<sup>2-4</sup> To date, high performance devices have been demonstrated by bonded III–V wafers/dies on silicon-on-insulator (SOI) substrates.<sup>5</sup> A truly monolithic photonic integration platform is highly desirable for scalable, cost-effective and densely integrated Sibased PICs.<sup>2,3</sup> Epitaxial growth of GaAs and InP, the two most important active materials for visible and near-infrared communication wavelengths, onto the silicon platform has been extensively pursued. Conventional buffer layer epitaxy, which often involves a few-micron thick transitional buffers on bulk silicon or patterned SOI substrates, still yields threading dislocation (TD) densities on the order of  $10^6$  cm<sup>-2</sup> or above.<sup>6,7</sup> This has to be combined with dislocation tolerant materials such as quantum dots in order to meet the stringent lifetime requirement for telecom wavelength lasers.<sup>8,9</sup> Efficient coupling from the epitaxial lasers to Si waveguides remains a critical challenge to date.<sup>10,11</sup>

Recent development in lateral epitaxy, a growth technique also demonstrated in Si tunnel epitaxy,<sup>12</sup> has shown the potential of growing "buffer-less" dislocation-free III-V materials on SOI substrates.<sup>13–18</sup> It brings the III–V optical active region in close proximity to Si which has enabled highperformance waveguide coupled photodetectors.<sup>19,20</sup> For the integration of light sources on silicon, the most progress so far has been made on optically pumped nanolasers with small device footprints and limited active materials.<sup>21,22</sup> It remains a significant challenge to achieve large-area dislocation-free III-V materials suitable for electrically injected edge emitting laser devices to produce sufficient output power. Here, we demonstrate a front-end-of-line (FEOL) patterning and epitaxy process on Si photonic 220 nm SOI substrates and present a materials study of GaAs growth in lithographically defined cavities. The growth cavity was designed to have a length of 150  $\mu$ m predefined by lithography for potential edge emitting laser applications. Lateral tunnel epitaxy of GaAs was performed by using selective-area metal-organic chemical vapor deposition (MOCVD). The defect necking mechanism is verified by plan-view and cross-sectional transmission

Received: May 25, 2023 Revised: September 24, 2023

ACS Publications

Α

pubs.acs.org/crystal



Figure 1. (a) Process flow of the front-end process for lateral tunnel epitaxy on a 220 nm SOI. (b) Top-view SEM photo of fabricated SOI patterns. The top SiN layer is transparent under top-view SEM.

electron microscopy (TEM) investigations. We found that TDs originated from the Si surface can be effectively trapped within ~250 nm lateral distance. Despite twinning segments in the coalescence, defect-free GaAs regions up to a few microns in length were revealed in TEM. These results show the potential of developing such a material platform for high modulation speed membrane lasers with tight optical confinement inside the III–V layer and facilitate efficient light interfacing to Si-based passive devices.<sup>23</sup>

# RESULTS

As shown by the schematic in Figure 1a, we first developed a front-end patterning and epitaxy process on a standard 220 nm SOI substrate that allows the selective growth of GaAs prior to the formation of Si waveguides or metallization. Insertion of III-Vs on SOI at an early stage can bring out two advantages: First, selective growth of III-V materials in lithographically defined cavities can remove the challenges in aligning III-V and Si waveguides in the bonding approach, and co-fabrication of the III-V/Si devices can be performed to realize integrated optical functionalities; Second, the high temperature III-V growth is performed in advance of other device formation and metallization steps which is beneficial for the thermal budget of Si devices. Starting from an 8-inch 220 nm (001) SOI substrate, etching Si trenches was carried out in step 2 (Figure 1a). A 40 nm SiN layer was deposited and patterned to open a Si seed at one side of the trench (step 3). A thick amorphous Si (a-Si) layer was then deposited and planarized by chemical mechanical polishing (CMP). Note that the predeposited 40 nm SiN can be used here as an etch stop layer for the CMP process in step 5. Afterward, another 200 nm SiN layer was deposited, and the growth opening in the SiN layer were defined at the other side of the Si trench (step 6). The a-Si

sacrificial layer was then removed by TMAH wet etch. This was then followed by a hydrofluoric acid (HF) cleaning step to remove any native oxide present between the a-Si and the crystalline Si layer. A further TMAH etch was performed to produce smooth {111}-orientated Si facets at the Si seed (step 7), which is important to prevent antiphase boundaries (APBs) in III-V/Si heteroepitaxy.<sup>24,25</sup> Finally, the lateral tunnel epitaxy of III-Vs was carried out in MOCVD (step 8). To employ the III-V layer for practical device applications, the top SiN layer can be removed by either HF wet etching or dry etching methods, such as inductively coupled plasma (ICP). Figure 1b displays the top-view SEM photo of the fabricated SOI pattern: the top SiN layer is transparent, and the Si trench and Si seed underneath are visible. As indicated by the blue arrow of growth direction, III-V lateral tunnel epitaxy will initiate from the Si seed and grow in the lateral direction parallel to substrate surface.

Lateral tunnel epitaxy of GaAs was performed using MOCVD with H<sub>2</sub> as the carrier gas and triethylgallium (TEGa) and tertiarybutylarsine (TBAs) as growth precursors. Prior to growth, the sample was dipped in diluted HF to remove the native oxide on the Si seed surface and then immediately loaded into the MOCVD reactor. The growth process started with 800 °C annealing for 20 min to thermally desorb any residual oxide on the {111} Si facets. GaAs was then grown at a single temperature of 680 °C. In conventional blanket heteroepitaxy of GaAs thin films on planar Si substrates, a nucleation layer deposited at a low temperature (LT) was commonly used prior to the main layer grown at typical high temperatures.<sup>25</sup> In this study, such a LT nucleation layer was not used in order to achieve an adequate growth selectivity (as shown by the large-scale microscope images of Figure S1a for detailed discussions). As displayed by the topview SEM photo in Figure 2a, by applying a low precursor



**Figure 2.** Top-view SEM photos of as-grown GaAs inside the tunnel without the low temperature GaAs nucleation layer. The top SiN layer is transparent under top-view SEM, so the GaAs underneath is visible. (a) Tiny GaAs islands deposited at a slow growth rate. (b) Larger GaAs islands with clear faceting are formed. The GaAs islands exhibit two {110} facets on both sides. (c) GaAs grown inside the tunnel at increased growth rate. The GaAs growth front formed both straight and bumpy end facets.



**Figure 3.** Plan-view TEM montage of the one-step GaAs laterally grown on SOI without a low-temperature GaAs nucleation layer (sample as shown in Figure 2c). (a) A schematic illustrates the orientation of the plan-view TEM lamella along the [001] zone axis. The TEM lamella incorporates the entire GaAs layer. (b) Bright-field and (c) dark-field TEM montages including both the Si and GaAs layer. The original TEM images 1-6 were acquired under a g vector = 220 diffraction condition.



**Figure 4.** Plan-view TEM analysis for the confinement of dislocations and planar defects in laterally grown GaAs on SOI. (a) Dark-field plan-view TEM image (g = 220) encompasses both Si and GaAs region. (b) An enlarged TEM image reveals planar defects confined near the Si region. (c) Dark-field plan-view TEM image (g = 220) showing the confinement of dislocations near the Si interface. (d) A zoomed-in TEM image to show the propagation and effective trapping of dislocations. Plan-view electron diffraction patterns of the (e) GaAs and (f) Si/GaAs interface, respectively.



**Figure 5.** Schematic showing the confinement of dislocations and planar defects in lateral tunnel epitaxy. TDs propagating along the {111} plane parallel to the Si trench direction (a) and along the {111} plane parallel to the growth direction (b) can be trapped. (c) Planar defects at the {111} plane parallel to the Si trench direction can be trapped. (d) Planar defects at the {111} plane parallel to the growth direction cannot be trapped.

flow, GaAs islands were formed spreading out along the (111) Si surface. By increasing the growth rate, denser GaAs islands emerge with well-developed crystalline facets (see Figure 2b). The two vertical {110} facets are formed at both sides of the GaAs islands as indicated by the white dotted line in Figure 2b, similar to other selective growth of III–V nanoridges and vertical III–V nanowires with six {110} side-facets.<sup>26,27</sup> By further increasing of the growth rate, a continuous GaAs layer could be obtained, as indicated by Figure 2c. The GaAs growth time was kept at 60 min in these three samples.

We prepared plan-view GaAs/Si TEM lamella by using focused ion beam (FIB) milling. The schematic of Figure 3a illustrates the orientation of the TEM lamella which includes both the Si layer and the in-plane GaAs layer. The thickness of the TEM lamella was approximately 400 nm. During the ion milling process, intended to thin the TEM lamella, the SiN layer was still present as well as SiO<sub>2</sub> on the opposite face. As such, the TEM lamella incorporates SiN and SiO<sub>2</sub> on both sides and the epitaxial GaAs in the middle. This is quite thick for TEM, but still yields acceptable images aided by the anomalous transmission effect when a two-beam diffraction condition is used. The TEM montages in Figures 3b and 3c present paired bright-field and dark-field images taken in the g = 220 diffraction condition. GaAs regions with both straight and bumpy growth fronts can be observed. The bumpy growth front likely results from the coalescence of two adjacently situated, non-{110}-orientated side-facets of GaAs islands. The dark area near the bumpy growth front in Figure 3c suggests it has a twinned orientation different from the surrounding GaAs, which could be associated with the planar defects in this same area. A cross-sectional-TEM analysis of a similar twinned section will be presented later. Despite this problematic coalescence region, Figure 3 shows clean GaAs membrane region with length of several microns that are completely free

of any crystalline defects, which is not feasible in conventional thin film heteroepitaxy.

More TEM investigations were conducted near the Si interface to understand the defect trapping effect from the lateral tunnel epitaxy. Using the same g = 220 condition, Figure 4a-b shows zoomed-in plan-view TEM images where planar defects close to the Si region were observed. These planar defects are stacking faults (SFs) and twins running parallel to the {111} planes and they terminate at the top SiN layer and buried oxide layer in a short distance from the Si seed. Figure 4c and 4d present the similar region but using the perpendicular  $g = \overline{2}20$  diffraction condition. Dislocations, which were invisible under the previous g = 220 diffraction condition in Figures 3 and 4a, now become visible with bright and dark contrast on the dislocation lines. As indicated by the red arrow in Figure 4d, this contrast is due to dynamical diffraction of electron beams in the TEM and indicates the dislocation lines are inclined through the TEM lamella.<sup>28</sup> In the same region, uniform moiré fringe can be seen due to the overlap between Si and GaAs lattices. The clearly distinguished moiré fringe indicates relaxation of the GaAs layer. In both g =220 and g = 220 conditions, all these crystalline defects are well confined within ~250 nm distance from the Si seed. Beyond this localized defective interface, the GaAs main layer is free of any threading dislocations. The crystalline quality of the epitaxial GaAs was further examined by selective diffraction patterns taken from the GaAs and Si/GaAs interface along the [001] zone axis, as shown in Figure 4e and 4f. The kinematically forbidden 002 reflections which are absent in the Si diffraction pattern appear dim in GaAs due to the two sublattices being occupied by group III and group V elements.<sup>29</sup> At the Si/GaAs interface, both the Si and GaAs diffraction spots are noticeable, accompanied by some double diffraction, which manifests a little grid at each g-vector.

D



Figure 6. Cross-sectional TEM characterization of GaAs laterally grown on SOI. (a) Global-view and (b) zoomed-in TEM images. (c) Electron diffraction patterns showing both the Si and GaAs lattices, indicating the zincblende phase of GaAs.



Figure 7. (a) Normalized PL spectra of the uncoalesced GaAs on SOI, as shown in Figure 2b, and commercial semi-insulating GaAs wafer. (b) Room temperature power dependent PL spectra of the uncoalesced GaAs on 220 nm SOI.

The schematics in Figure 5a and 5b summarize the propagation and confinement of dislocations. In GaAs and InP grown on (001) Si, strain can be released through nucleating dislocation half-loops close to Si interface. The dislocation half-loops will then expand in width and glide downward to the Si surface along the  $\{111\}$  slip plane.<sup>26</sup> In this process, two threading segments are formed (see red dotted line in Figure 5a and 5b) and will continue to propagate upward along the  $\{111\}$  slip plane during the growth process. The dislocations formed are 60° dislocations whose Burgers vector is 60° to dislocation line vector, which are the most common type in GaAs and InP grown on (001) Si.<sup>30</sup> The {111} slip planes are indicated as the green plane in Figure 5a and 5b. For TDs gliding along the {111} plane parallel to the Si trench direction (see Figure 5a), they will terminate at the top SiN layer, as the {111} plane parallel to the Si trench direction itself intrinsically does not extend into the GaAs main layer. For TDs gliding at the  $\{111\}$  plane parallel to the growth direction (see Figure 5b), the dislocation trapping mechanism also works. While GaAs growing in the lateral direction, the inclined TDs propagate upward (in [001] direction) and will finally hit the top SiN layer. The trapping distance of TDs relies on the crystalline planes and is generally 1.4 times to the thickness of the Si device layer, similar to aspect ratio trapping.<sup>31</sup> The 220 nm Si device layer here (or height of the growth cavity) translates into a dislocation trapping distance of  $\sim$ 310 nm, which reasonably agrees with the observed distance of  $\sim$ 250 nm in our plan-view TEM. The effective confinement of TDs in the in-plane direction highlights the bufferless feature of lateral tunnel epitaxy and its potential for Si-based optoelectronic integrations in close proximity to Si.

The schematics of Figure 5c and 5d summarize the situation of planar defects in lateral tunnel epitaxy. Planar defects such as stacking faults (SFs) and twins run parallel to the {111} planes. For planar defects at the  $\{111\}$  planes parallel to the Si trench direction (Figure 5c), as observed in the TEM image of Figure 4a, 4b, they will terminate at the top SiN layer and buried oxide layer and thus are confined near the Si seed. However, planar defects running parallel to the growth direction (Figure 5d) cannot be trapped. Different from stacking faults in conventional III-V buffers on silicon which are often accompanied by two partial dislocations at both ends, the planar defect in Figure 5d tends to terminate at the free surface of the dielectric layer and thus avoids introducing dangling bonds inside the III-V material.<sup>32</sup> As a result, their impact on device performance could be less severe. Clean and smooth {111} Si growth surfaces and optimized growth conditions

could also help reduce the density of planar defects along this direction.  $^{26}\,$ 

Figure 6a shows a cross-sectional TEM image along the lateral growth direction, where planar defects are present. A further zoomed-in image near the GaAs-Si interface is given in Figure 6b. In this particular sample, an unintentional over etch from HF resulted in an uneven SiO<sub>2</sub> surface beneath the GaAs. The yellow arrow in Figure 6a indicates a step at the bottom surface of the upper SiN layer, a structural imperfection from pattern fabrication. Planar defects appear to form near this area, a phenomenon often observed in other selective area heteroepitaxy.<sup>33,34</sup> In Figure 6b, the over etch of the buried oxide created a silicon corner (indicated by the white arrow in Figure 6b) and an undercut region. As a result, GaAs was able to grow under the bottom (001) Si plane. Planar defects form at the tip of the Si corner, running parallel to the {111} Si surface and terminating at the top SiN and bottom buried oxide layer. These observations highlight the impact of structural and morphological irregularities of growth patterns on generating new defects during lateral epitaxy, particularly stacking faults and twin defects. Figure 6c shows an electron diffraction image at the GaAs/Si interface with the Si and GaAs diffraction spots marked along with the associated orientation of crystal planes, confirming the zincblende phase of the epitaxial GaAs.

We also performed optical characterization of the epitaxial GaAs using room temperature microphotoluminescence (PL). A continuous-wave 660 nm laser with a  $\sim 10 \ \mu m$  diameter spot was used as the excitation source. The PL emission from the coalesced GaAs (as shown in the SEM photo in Figure 2c) appears to be very dim, likely attributed to regions with grain boundaries or twinning misorientations. Instead, PL spectra of the uncoalesced GaAs (as shown by the SEM photo in Figure 2b) were measured. Figure 7a shows the comparison of normalized PL spectra from the GaAs on SOI and a reference semi-insulating (SI) undoped GaAs substrate at a low pumping power. The unintentionally doped (UID) GaAs grown via MOCVD typically exhibits n-type background doping, which could induce a blue shift in the PL peak due to the change on Fermi energy level.<sup>35,36</sup> For a comprehensive PL comparison between GaAs grown on SOI and SI GaAs wafers, please refer to Figure S2. With the PL of the GaAs on SOI exhibiting a longer tail on the low-energy side, the extracted full-width-halfmaximum (FWHM) (60 nm) is larger than the value (22 nm) measured from the reference GaAs wafer. We attribute the broader PL to the presence of planar defects and associated type II band transitions near the GaAs/Si interface.37,38 As shown by the power dependent PL of GaAs on SOI in Figure 7b, as the pumping density increases and the peak wavelength blue-shifts, the tail of the PL peak on the long-wavelength side gets more pronounced. Upon reaching a high pumping power of 46.1 kW/cm<sup>2</sup>, we observed a saturation in the PL peak intensity. Simultaneously, a side-peak at a more extended wavelength of 890 nm started to emerge. We associate this side-peak at the longer wavelength, particularly noticeable under high pump power, with the presence of planar defects near the Si interface.<sup>38</sup>

# CONCLUSION

To summarize, we have demonstrated a front-end patterning and epitaxy approach on Si photonics 220 nm SOI substrates, which enables direct growth of GaAs in plane to the Si device layer. By leveraging confinement of dislocations along the lateral crystalline orientation, threading dislocations generated from the Si interface can be effectively trapped within  $\sim$ 250 nm distance from the Si. GaAs regions that are free of any crystalline defects can be obtained right on top of the buried oxide layer with close placement to the Si layer. Zincblende phase was confirmed from epitaxial GaAs by cross-sectional TEM investigations. The demonstrated GaAs-on-insulator platform could pave the way to realize intimately integrated III–V/Si photonic devices on the mainstream 220 nm SOI platform.

#### ASSOCIATED CONTENT

#### Data Availability Statement

The data that support the findings of this study are available on the Cardiff University Research Portal at http://doi.org/10.17035/d.2023.0287470374.

## Supporting Information

The Supporting Information is available free of charge at https://pubs.acs.org/doi/10.1021/acs.cgd.3c00633.

Additional information for lateral growth of GaAs on SOI; microphotoluminescence comparison between GaAs on SOI and native SI GaAs substrates (PDF)

#### AUTHOR INFORMATION

#### **Corresponding Author**

Qiang Li – School of Physics and Astronomy, Cardiff University, Cardiff CF24 3AA, U.K.; Phone: +44 (0)29 2087 4665; Email: LiQ44@cardiff.ac.uk

# Authors

- Zhao Yan School of Physics and Astronomy, Cardiff University, Cardiff CF24 3AA, U.K.; © orcid.org/0000-0001-5543-6969
- Bogdan-Petrin Ratiu School of Physics and Astronomy, Cardiff University, Cardiff CF24 3AA, U.K.
- Weiwei Zhang Optoelectronics Research Centre, University of Southampton, Southampton SO17 1BJ, U.K.
- **Oumaima Abouzaid** School of Physics and Astronomy, Cardiff University, Cardiff CF24 3AA, U.K.
- Martin Ebert Optoelectronics Research Centre, University of Southampton, Southampton SO17 1BJ, U.K.
- Graham T. Reed Optoelectronics Research Centre, University of Southampton, Southampton SO17 1BJ, U.K. David J. Thomson – Optoelectronics Research Centre, University of Southemater, Southemater, SO17 1BJ, U.K.

University of Southampton, Southampton SO17 1BJ, U.K.

Complete contact information is available at: https://pubs.acs.org/10.1021/acs.cgd.3c00633

## Author Contributions

<sup>†</sup>Zhao Yan and Bogdan-Petrin Ratiu contributed equally to this work.

#### Notes

The authors declare no competing financial interest.

# ACKNOWLEDGMENTS

This work was supported by Engineering and Physical Sciences Research Council (grant number EP/T01105X/1 and EP/ S024441/1), the Future Compound Semiconductor Manufacturing Hub (EP/P006973/1), and alongside funding from Rockley Photonics prosperity partnership (EP/R003076/1). Bogdan-Petrin Ratiu acknowledges EPSRC and Rockley Photonics for funding his PhD studentship (EP/S024441/1).

> https://doi.org/10.1021/acs.cgd.3c00633 Cryst. Growth Des. XXXX, XXX, XXX-XXX

D. J. Thomson acknowledges funding from the Royal Society for his University Research Fellowship (UF150325). Helpful discussions with R. Beanland and R. Brown are also acknowledged.

# REFERENCES

(1) Margalit, N.; Xiang, C.; Bowers, S. M.; Bjorlin, A.; Blum, R.; Bowers, J. E. Perspective on the future of silicon photonics and electronics. *Appl. Phys. Lett.* **2021**, *118*, 220501.

(2) Han, Y.; Park, H.; Bowers, J.; Lau, K. M. Recent advances in light sources on silicon. *Adv. Opt. Photon.* **2022**, *14*, 404–454.

(3) Liu, A. Y.; Bowers, J. Photonic Integration With Epitaxial III–V on Silicon. *IEEE J. of Selec. Topics in Quantum Electronics* **2018**, 24 (6), 1–12.

(4) Hiraki, T.; Aihara, T.; Hasebe, K.; Takeda, K.; Fujii, T.; Kakitsuka, T.; Tsuchizawa, T.; Fukuda, H.; Matsuo, S. Heterogeneously integrated III–V/Si MOS capacitor Mach–Zehnder modulator. *Nature Photon* **2017**, *11*, 482–485.

(5) Liang, D.; Bowers, J. E. Recent Progress in Heterogeneous III-Von-Silicon Photonic Integration. *Light: Advanced Manufacturing* **2021**, *2*, 5.

(6) Li, Q.; Lau, K. M. Epitaxial growth of highly mismatched III-V materials on (001) silicon for electronics and optoelectronics. *Progress in Crystal Growth and Characterization of Materials* **2017**, 63, 105–120.

(7) Shi, B.; Klamkin, J. Defect engineering for high quality InP epitaxially grown on on-axis (001) Si. J. Appl. Phys. **2020**, 127, 033102.

(8) Jung, D.; Herrick, R.; Norman, J.; Turnlund, K.; Jan, C.; Feng, K.; Gossard, A. C.; Bowers, J. E. Impact of threading dislocation density on the lifetime of InAs quantum dot lasers on Si. *Appl. Phys. Lett.* **2018**, *112*, 153507.

(9) Shang, C.; Hughes, E.; Wan, Y.; Dumont, M.; Koscica, R.; Selvidge, J.; Herrick, R.; Gossard, A. C.; Mukherjee, K.; Bowers, J. E. High-temperature reliable quantum-dot lasers on Si with misfit and threading dislocation filters. *Optica* **2021**, *8*, 749–754.

(10) Wei, W.-Q.; He, A.; Yang, B.; Wang, Z.-H.; Huang, J.-Z.; Han, D.; Ming, M.; Guo, X.; Su, Y.; Zhang, J.-J.; Wang, T. Monolithic integration of embedded III-V lasers on SOI. *Light: Science & Applications* **2023**, *12*, 84.

(11) Shang, C.; Feng, K.; Hughes, E. T.; Clark, A.; Debnath, M.; Koscica, R.; Leake, G.; Herman, J.; Harame, D.; Ludewig, P.; Wan, Y.; Bowers, J. E. Electrically pumped quantum-dot lasers grown on 300 mm patterned Si photonic wafers. *Light: Science & Applications* **2022**, *11*, 299.

(12) Ogura, A.; Fujimoto, Y. Novel technique for Si epitaxial lateral overgrowth: Tunnel epitaxy. *Appl. Phys. Lett.* **1989**, *55*, 2205.

(13) Han, Y.; Xue, Y.; Yan, Z.; Lau, K. M. Selectively grown III-V lasers for integrated Si-photonics. *J. of Lightwave Technology* **2021**, 39 (4), 940–948.

(14) Tiwari, P.; Trivino, N. V.; Schmid, H.; Moselund, K. E; et al. Review: III-V infrared emitters on Si: fabrication concepts, device architectures and down-scaling with a focus on template-assisted selective epitaxy. *Semicond. Sci. Technol.* **2023**, *38*, 053001.

(15) Yan, Z.; Han, Y.; Lin, L.; Xue, Y.; Ma, C.; Ng, W. K.; Wong, K. S.; Lau, K. M. A monolithic InP/SOI platform for integrated photonics. *Light Sci. Appl.* **2021**, *10*, 200.

(16) Han, Y.; Yan, Z.; Xue, Y.; Lau, K. M. Micrometer-scale InP selectively grown on SOI for fully integrated Si-photonics. *Appl. Phys. Lett.* **2020**, *117* (05), 052102.

(17) Xue, Y.; Han, Y.; Tong, Y.; Yan, Z.; Wang, Y.; Zhang, Z.; Tsang, H. K.; Lau, K. M. High performance III-V photodetectors on a monolithic InP/SOI platform. *Optica* **2021**, *8*, 1204–1209.

(18) Li, J.; Xue, Y.; Yan, Z.; Han, Y.; Lau, K. M. III–V selective regrowth on SOI for telecom lasers in silicon photonics. *J. Appl. Phys.* **2023**, *133*, 133103.

(19) Wen, P.; Tiwari, P.; Mauthe, S.; Schmid, H.; Sousa, M.; Scherrer, M.; Baumann, M.; Bitachon, B. I.; Leuthold, J.; Gotsmann, B.; Moselund, K. E. Waveguide coupled III-V photodiodes monolithically integrated on Si. *Nat. Commun.* **2022**, *13*, 909.

(20) Xue, Y.; Han, Y.; Wang, Y.; Li, J.; Wang, J.; Zhang, Z.; Cai, X.; Tsang, H. K.; Lau, K. M. High-speed and low dark current siliconwaveguide-coupled III-V photodetectors selectively grown on SOI. *Optica* **2022**, *9*, 1219–1226.

(21) Mauthe, S.; Tiwari, P.; Scherrer, M.; Caimi, D.; Sousa, M.; Schmid, H.; Moselund, K. E.; Vico Trivino, N. Hybrid III–V Silicon Photonic Crystal Cavity Emitting at Telecom Wavelengths. *Nano Lett.* **2020**, *20*, 8768–8772.

(22) Li, J.; Xue, Y.; Lin, L.; Xing, Z.; Wong, K. S.; Lau, K. M. Telecom InGaAs/InP Quantum Well Lasers Laterally Grown on Silicon-on-Insulator. *Journal of Lightwave Technology* **2022**, 40 (16), 5631–5635.

(23) Yamaoka, S.; Diamantopoulos, N.-P.; Nishi, H.; Nakao, R.; Fujii, T.; Takeda, K.; Hiraki, T.; Tsurugaya, T.; Kanazawa, S.; Tanobe, H.; Kakitsuka, T.; Tsuchizawa, T.; Koyama, F.; Matsuo, S. Directly modulated membrane lasers with 108 GHz bandwidth on a highthermal-conductivity silicon carbide substrate. *Nat. Photonics* **2021**, *15*, 28–35.

(24) Paladugu, M.; Merckling, C.; Loo, R.; Richard, O.; Bender, H.; Dekoster, J.; Vandervorst, W.; Caymax, M.; Heyns, M. Site Selective Integration of III–V Materials on Si for Nanoscale Logic and Photonic Devices. *Cryst. Growth Des.* **2012**, *12* (10), 4696–4702.

(25) Li, Q.; Ng, K. W.; Lau, K. M. Growing antiphase-domain-free GaAs thin films out of highly ordered planar nanowire arrays on exact (001) silicon. *Appl. Phys. Lett.* **2015**, *106*, 072105.

(26) Kunert, B.; Mols, Y.; Baryshniskova, M.; Waldron, N.; Schulze, A.; Langer, R. How to control defect formation in monolithic III/V hetero-epitaxy on (100) Si? A critical review on current approaches. *Semicond. Sci. Technol.* **2018**, 33, 093002.

(27) Messina, C.; Gong, Y.; Abouzaid, O.; Ratiu, B.-P.; Grieb, T.; Yan, Z.; Rosenauer, A.; Oh, S. S.; Li, Q. Deformed Honeycomb Lattices of InGaAs Nanowires Grown on Silicon-on-Insulator for Photonic Crystal Surface-Emitting Lasers. *Adv. Optical Mater.* **2023**, *11*, 2201809.

(28) Fultz, B.; Howe, J. Diffraction Contrast in TEM Images. In *Transmission Electron Microscopy and Diffractometry of Materials;* Graduate Texts in Physics; Springer, Berlin, 2013. DOI: 10.1007/978-3-642-29761-8 8.

(29) Tu, K. N.; Howie, A. Forbidden 200 diffraction spots in silicon. *Philos. Mag. B* **1978**, *37*, 73–81.

(30) Fitzgerald, E. A. Dislocations in strained-layer epitaxy: theory, experiment, and applications. *Mater. Sci. Rep.* **1991**, 7 (3), 87–142.

(31) Han, Y.; Xue, Y.; Lau, K. M. Selective lateral epitaxy of dislocation-free InP on silicon-on-insulator. *Appl. Phys. Lett.* 2019, 114, 192105.

(32) Han, Y.; Yan, Z.; Ng, W. K.; Xue, Y.; Wong, K. S.; Lau, K. M. Bufferless 1.5 um III-V lasers grown on Si-photonics 220 nm siliconon-insulator platforms. *Optica* 2020, 7 (2), 148–153.

(33) Yan, Z.; Han, Y.; Lau, K. M. InAs nano-ridges and thin films grown on (001) silicon substrates. *J. Appl. Phys.* **2020**, *128*, 035302. (34) Yan, Z.; Han, Y.; Lau, K. M. Multi-heterojunction InAs/GaSb nano-ridges directly grown on (001) Si. *Nanotechnology* **2020**, *31*, 345707.

(35) Lee, C.; Lee, N.-Y.; Lee, K.-J.; Kim, J.-E.; Park, H. Y.; Kwak, D.-H.; Lee, H. C.; Lim, H. Room-temperature photoreflectance and photoluminescence of heavily Si-doped GaAs. *J. Appl. Phys.* **1995**, 77 (12), 6727.

(36) Fu, Y.; Willander, M.; Chen, G.; Ji, Y.; Lu, W. Photoluminescence spectra of doped GaAs films. *Appl. Phys. A: Mater. Sci. Process.* **2004**, *79*, 619–623.

(37) Wang, Z.; Tian, B.; Paladugu, M.; Pantouvaki, M.; Le Thomas, N.; Merckling, C.; Guo, W.; Dekoster, J.; Van Campenhout, J.; Absil, P.; Van Thourhout, D. Polytypic InP Nanolaser Monolithically Integrated on (001) Silicon. *Nano Lett.* **2013**, *13*, 5063–5069.

(38) Yuan, X.; Li, L.; Li, Z.; Wang, F.; Wang, N.; Fu, L.; He, J.; Tan, H. H.; Jagadish, C. Unexpected benefits of stacking faults on the

electronic structure and optical emission in wurtzite GaAs/GaInP core/shell nanowires. *Nanoscale* 2019, 11, 9207.